PALCE20V8-15

$2.99

  • NOTE, this actual part number is PALCE20V8 and it is fully compatible with the GAL20V8 and can directly replace PAL20R8 series devices and most 24-pin combinatorial PAL devices
  • 24 Pin
  • 15ns
  • 0.3″ Wide

20 in stock

Description

GAL20V8

Specifications

The PALCE20V8, at 15ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently. The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility. Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.

Features

  • NOTE, this actual part number is PALCE20V8 and it is fully compatible with the GAL20V8 and can directly replace PAL20R8 series devices and most 24-pin combinatorial PAL devices
  • 24 Pin
  • 15ns
  • 0.3″ Wide

Additional information

Weight .25 oz
Dimensions .35 × .75 × .35 in